Datasheet Texas Instruments ADS8371IPFBTG4
Manufacturer | Texas Instruments |
Series | ADS8371 |
Part Number | ADS8371IPFBTG4 |
16-Bit 750-kHz Unipolar Input Micro Power Sampling ADC Converter w/Parallel 48-TQFP -40 to 85
Datasheets
16-Bit 750-kHz Unipolar Input Micro Power Sampling ADC Converter w/Parallel datasheet
PDF, 994 Kb, Revision: B, File published: Feb 9, 2005
Extract from the document
Prices
Status
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
Packaging
Pin | 48 |
Package Type | PFB |
Industry STD Term | TQFP |
JEDEC Code | S-PQFP-G |
Package QTY | 250 |
Carrier | SMALL T&R |
Device Marking | ADS8371I |
Width (mm) | 7 |
Length (mm) | 7 |
Thickness (mm) | 1 |
Pitch (mm) | .5 |
Max Height (mm) | 1.2 |
Mechanical Data | Download |
Parametrics
# Input Channels | 1 |
Analog Voltage AVDD(Max) | 5.25 V |
Analog Voltage AVDD(Min) | 4.75 V |
Architecture | SAR |
Digital Supply(Max) | 5.25 V |
Digital Supply(Min) | 2.7 V |
INL(Max) | 1.5 +/-LSB |
Input Range(Max) | 4.2 V |
Input Type | Pseudo-Differential,Single-Ended |
Integrated Features | Oscillator |
Interface | Parallel |
Multi-Channel Configuration | N/A |
Operating Temperature Range | -40 to 85 C |
Package Group | TQFP |
Package Size: mm2:W x L | 48TQFP: 81 mm2: 9 x 9(TQFP) PKG |
Power Consumption(Typ) | 130 mW |
Rating | Catalog |
Reference Mode | Ext |
Resolution | 16 Bits |
SINAD | 87.6 dB |
SNR | 87.7 dB |
Sample Rate (max) | 750kSPS SPS |
Sample Rate(Max) | 0.75 MSPS |
THD(Typ) | -106 dB |
Eco Plan
RoHS | Compliant |
Application Notes
- Interfacing the ADS8371 to TMS320C6713 DSPPDF, 316 Kb, File published: Jan 4, 2005
This application report presents a solution to interfacing the ADS8371 16-bit, 750-KSPS, parallel interface converter to the TMS320C6713 digital signal processor of the TMS320? DSP family. The hardware solution is made up of existing hardware, specifically the ADS8371EVM, C6713 DSK, and 5-6K Interface Board. The software demonstrates how to use an EDMA ping-pong buffer and Timer1 peripherals to co - Determining Minimum Acquisition Times for SAR ADCs, part 1 (Rev. A)PDF, 227 Kb, Revision: A, File published: Nov 10, 2010
This application report analyzes a simple method for calculating minimum acquisition times for successive-approximation register analog-to-digital converters (SAR ADCs). The input structure of the ADC is examined along with the driving circuit. The voltage on the sampling capacitor is then determined for the case when a step function is applied to the input of the driving circuit. Three different - Determining Minimum Acquisition Times for SAR ADCs, part 2PDF, 215 Kb, File published: Mar 17, 2011
The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to
Model Line
Series: ADS8371 (4)
- ADS8371IBPFBR ADS8371IBPFBT ADS8371IPFBT ADS8371IPFBTG4
Manufacturer's Classification
- Semiconductors > Data Converters > Analog-to-Digital Converters (ADCs) > Precision ADCs (<=10MSPS)