Datasheet Texas Instruments SN74HC112DG4

ManufacturerTexas Instruments
SeriesSN74HC112
Part NumberSN74HC112DG4
Datasheet Texas Instruments SN74HC112DG4

Dual J-K Negative-Edge-Triggered Flip-Flops With Clear and Preset 16-SOIC -40 to 85

Datasheets

SN54HC112, SN74HC112 datasheet
PDF, 598 Kb, Revision: F, File published: Sep 26, 2003
Extract from the document

Prices

Status

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityNo

Packaging

Pin16
Package TypeD
Industry STD TermSOIC
JEDEC CodeR-PDSO-G
Package QTY40
CarrierTUBE
Device MarkingHC112
Width (mm)3.91
Length (mm)9.9
Thickness (mm)1.58
Pitch (mm)1.27
Max Height (mm)1.75
Mechanical DataDownload

Parametrics

Bits2
F @ Nom Voltage(Max)70 Mhz
ICC @ Nom Voltage(Max)0.04 mA
Output Drive (IOL/IOH)(Max)-4/4 mA
Package GroupSOIC
Package Size: mm2:W x L16SOIC: 59 mm2: 6 x 9.9(SOIC) PKG
RatingCatalog
Schmitt TriggerNo
Technology FamilyHC
VCC(Max)6 V
VCC(Min)2 V
Voltage(Nom)3.3,5 V
tpd @ Nom Voltage(Max)41 ns

Eco Plan

RoHSCompliant

Application Notes

  • HCMOS Design Considerations (Rev. A)
    PDF, 207 Kb, Revision: A, File published: Sep 9, 2002
    This document describes a potential problem designers may encounter when using high-speed CMOS (HC) logic devices. There also is a broad range of CMOS-system to non-CMOS-system interfaces that need to be considered. The design engineer inevitably encounters these interfaces. Key considerations for handling these interfaces are also discussed in this book.

Model Line

Manufacturer's Classification

  • Semiconductors > Logic > Flip-Flop/Latch/Register > J-K Flip-Flop
EMS supplier