Datasheet MCP6271, MCP6271R, MCP6272, MCP6273, MCP6274, MCP6275 (Microchip) - 9

ManufacturerMicrochip
DescriptionMicrochip’s MCP62x5 devices are extended industrial-temperature range (-40°C to +125°C), Rail-to-Rail input/output (I/O), single-ended operational amplifiers
Pages / Page36 / 9 — MCP6271/1R/2/3/4/5. Note:. 1.8. 1.6. VDD = 5.5V. ltag. 1.4. Falling Edge. …
File Format / SizePDF / 668 Kb
Document LanguageEnglish

MCP6271/1R/2/3/4/5. Note:. 1.8. 1.6. VDD = 5.5V. ltag. 1.4. Falling Edge. /µ 1.2. P-V. tput. DD = 2.0V. (V 1.0. g (. te a. 0.8. Swi. w 0.6. le S. Rising Edge

MCP6271/1R/2/3/4/5 Note: 1.8 1.6 VDD = 5.5V ltag 1.4 Falling Edge /µ 1.2 P-V tput DD = 2.0V (V 1.0 g ( te a 0.8 Swi w 0.6 le S Rising Edge

Model Line for this Datasheet

Text Version of Document

MCP6271/1R/2/3/4/5 Note:
Unless otherwise indicated, T ≈ A = +25°C, VDD = +2.0V to +5.5V, VSS = GND, VCM = VDD/2, VOUT VDD/2, VL = VDD/2, RL = 10 kΩ to VL, CL = 60 pF and CS is tied low.
10 1.8 e 1.6 VDD = 5.5V ltag VDD = 5.5V o 1.4 Falling Edge V ) s) P /µ 1.2 P-V V tput DD = 2.0V (V 1.0 u 1 g ( te a O n 0.8 V m R DD = 2.0V u Swi w 0.6 m le S Rising Edge xi 0.4 Ma 0.2 0.1 0.0 03 1k 04 10k 1 05 00k 06 1M 10 07M -50 -25 0 25 50 75 100 125 E+ E+ E+ E+ E+ 1. 1. Freque 1.ncy (Hz) 1. 1. Ambient Temperature (°C) FIGURE 2-19:
Maximum Output Voltage
FIGURE 2-22:
Slew Rate vs. Temperature. Swing vs. Frequency.
1,000 25 20 15 Hz) Hz) ¥ 100
—
10 (nV/ (nV/ 5 f = 1 kHz V Input Noise Voltage Density DD = 5.0V Input Noise Voltage Density 0 100.1 1 10 100 1k 10k 100k 1M 1.E- 1.E+ 1.E+ 1.E+ 1.E+ 1.E+ 1.E+ 1.E+ -0.5 0.0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 01 00 01 02 03 Frequency (Hz) 04 05 06 Common Mode Input Voltage (V) FIGURE 2-20:
Input Noise Voltage Density
FIGURE 2-23:
Input Noise Voltage Density vs. Frequency. vs. Common Mode Input Voltage, with f = 1 kHz.
35 140 t 30 l rren u ) 130 25 nne it C ha u 20 ) on (dB irc ti 120 T 15 l-to-C (mA A = +125°C ra a ort-C TA = +85°C nne p 10 e T a A = +25°C h S 110 t Sh T C 5 A = -40°C Ouptu 0 100 0.0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 1 10 100 Power Supply Voltage (V) Frequency (kHz) FIGURE 2-21:
Output Short Circuit Current
FIGURE 2-24:
Channel-to-Channel vs. Supply Voltage. Separation vs. Frequency (MCP6272 and MCP6274). © 2008 Microchip Technology Inc. DS21810F-page 9 Document Outline 1.0 Electrical Characteristics FIGURE 1-1: Timing Diagram for the Chip Select (CS) pin on the MCP6273 and MCP6275. 1.1 Test Circuits FIGURE 1-2: AC and DC Test Circuit for Most Non-Inverting Gain Conditions. FIGURE 1-3: AC and DC Test Circuit for Most Inverting Gain Conditions. 2.0 Typical Performance Curves FIGURE 2-1: Input Offset Voltage. FIGURE 2-2: Input Bias Current at TA = +85˚C. FIGURE 2-3: Input Offset Voltage vs. Common Mode Input Voltage, with VDD = 2.0V. FIGURE 2-4: Input Offset Voltage Drift. FIGURE 2-5: Input Bias Current at TA = +125˚C. FIGURE 2-6: Input Offset Voltage vs. Common Mode Input Voltage, with VDD = 5.5V. FIGURE 2-7: Common Mode Input Voltage Range Lower Limit vs. Temperature. FIGURE 2-8: Input Offset Voltage vs. Output Voltage. FIGURE 2-9: CMRR, PSRR vs. Frequency. FIGURE 2-10: Common Mode Input Voltage Range Upper Limit vs. Temperature. FIGURE 2-11: Input Bias, Input Offset Currents vs. Temperature. FIGURE 2-12: CMRR, PSRR vs. Temperature. FIGURE 2-13: Input Bias, Offset Currents vs. Common Mode Input Voltage, with TA = +85˚C. FIGURE 2-14: Quiescent Current vs. Supply Voltage. FIGURE 2-15: Open-Loop Gain, Phase vs. Frequency. FIGURE 2-16: Input Bias, Offset Currents vs. Common Mode Input Voltage, with TA = +125˚C. FIGURE 2-17: Output Voltage Headroom vs. Output Current Magnitude. FIGURE 2-18: Gain Bandwidth Product, Phase Margin vs. Temperature. FIGURE 2-19: Maximum Output Voltage Swing vs. Frequency. FIGURE 2-20: Input Noise Voltage Density vs. Frequency. FIGURE 2-21: Output Short Circuit Current vs. Supply Voltage. FIGURE 2-22: Slew Rate vs. Temperature. FIGURE 2-23: Input Noise Voltage Density vs. Common Mode Input Voltage, with f = 1 kHz. FIGURE 2-24: Channel-to-Channel Separation vs. Frequency (MCP6272 and MCP6274). FIGURE 2-25: Quiescent Current vs. Chip Select (CS) Voltage, with VDD = 2.0V (MCP6273 and MCP6275 only). FIGURE 2-26: Large Signal Non-inverting Pulse Response. FIGURE 2-27: Small Signal Non-inverting Pulse Response. FIGURE 2-28: Quiescent Current vs. Chip Select (CS) Voltage, with VDD = 5.5V (MCP6273 and MCP6275 only). FIGURE 2-29: Large Signal Inverting Pulse Response. FIGURE 2-30: Small Signal Inverting Pulse Response. FIGURE 2-31: Chip Select (CS) to Amplifier Output Response Time, with VDD = 2.0V (MCP6273 and MCP6275 only). FIGURE 2-32: Input Current vs. Input Voltage. FIGURE 2-33: Chip Select (CS) to Amplifier Output Response Time, with VDD = 5,5V (MCP6273 and MCP6275 only). FIGURE 2-34: The MCP6271/1R/2/3/4/5 Show no Phase Reversal. 3.0 Pin Descriptions TABLE 3-1: Pin Function Table for Single Op Amps TABLE 3-2: Pin Function Table for Dual and Quad Op Amps 3.1 Analog Outputs 3.2 Analog Inputs 3.3 MCP6275’s VOUTA/VINB+ Pin 3.4 Chip Select Digital Input 3.5 Power Supply Pins 4.0 Application Information 4.1 Rail-to-Rail Inputs FIGURE 4-1: Simplified Analog Input ESD Structures. FIGURE 4-2: Protecting the Analog Inputs. 4.2 Rail-to-Rail Output 4.3 Capacitive Loads FIGURE 4-3: Output Resistor, RISO stabilizes large capacitive loads. FIGURE 4-4: Recommended RISO Values for Capacitive Loads. 4.4 MCP6273/5 Chip Select 4.5 Cascaded Dual Op Amps (MCP6275) FIGURE 4-5: Cascaded Gain Amplifier. 4.6 Unused Amplifiers FIGURE 4-6: Unused Op Amps. 4.7 Supply Bypass 4.8 PCB Surface Leakage FIGURE 4-7: Example Guard Ring Layout for Inverting Gain. 4.9 Application Circuits FIGURE 4-8: Active Full-wave Rectifier. FIGURE 4-9: Non-Inverting Integrator. FIGURE 4-10: Isolating the Load with a Buffer. FIGURE 4-11: Cascaded Gain Circuit Configuration. FIGURE 4-12: Difference Amplifier Circuit. FIGURE 4-13: Integrator Circuit with Active Compensation. FIGURE 4-14: Second Order Multiple Feedback Low-Pass Filter with an Extra Pole- Zero Pair. FIGURE 4-15: Second Order Sallen-Key Low-Pass Filter with an Extra Pole-Zero Pair and Chip Select. FIGURE 4-16: Capacitorless Second Order Low-Pass Filter with Chip Select. 5.0 Design Tools 5.1 SPICE Macro Model 5.2 FilterLab® Software 5.3 Mindi™ Circuit Designer & Simulator 5.4 MAPS (Microchip Advanced Part Selector) 5.5 Analog Demonstration and Evaluation Boards 5.6 Application Notes 6.0 Packaging Information 6.1 Package Marking Information
EMS supplier