Datasheet Texas Instruments ADS5547

ManufacturerTexas Instruments
SeriesADS5547
Datasheet Texas Instruments ADS5547

14-Bit, 210-MSPS Analog-to-Digital Converter (ADC)

Datasheets

14-Bit 210 MSPS ADC With DDR LVDS/CMOS Outputs datasheet
PDF, 2.1 Mb, Revision: A, File published: May 7, 2007
Extract from the document

Prices

Status

ADS5547IRGZRADS5547IRGZTADS5547IRGZTG4
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNoNo

Packaging

ADS5547IRGZRADS5547IRGZTADS5547IRGZTG4
N123
Pin484848
Package TypeRGZRGZRGZ
Industry STD TermVQFNVQFNVQFN
JEDEC CodeS-PQFP-NS-PQFP-NS-PQFP-N
Package QTY2500250250
CarrierLARGE T&RSMALL T&RSMALL T&R
Device MarkingAZ5547AZ5547AZ5547
Width (mm)777
Length (mm)777
Thickness (mm).9.9.9
Pitch (mm).5.5.5
Max Height (mm)111
Mechanical DataDownloadDownloadDownload

Parametrics

Parameters / ModelsADS5547IRGZR
ADS5547IRGZR
ADS5547IRGZT
ADS5547IRGZT
ADS5547IRGZTG4
ADS5547IRGZTG4
# Input Channels111
Analog Input BW, MHz800800800
ArchitecturePipelinePipelinePipeline
DNL(Max), +/-LSB0.50.50.5
DNL(Typ), +/-LSB0.50.50.5
ENOB, Bits11.811.811.8
INL(Max), +/-LSB3.53.53.5
INL(Typ), +/-LSB3.53.53.5
Input BufferNoNoNo
Input Range, Vp-p2.22.22.2
InterfaceParallel CMOS,Parallel LVDSParallel CMOS,Parallel LVDSParallel CMOS,Parallel LVDS
Operating Temperature Range, C-40 to 85-40 to 85-40 to 85
Package GroupVQFNVQFNVQFN
Package Size: mm2:W x L, PKG48VQFN: 49 mm2: 7 x 7(VQFN)48VQFN: 49 mm2: 7 x 7(VQFN)48VQFN: 49 mm2: 7 x 7(VQFN)
Power Consumption(Typ), mW123012301230
RatingCatalogCatalogCatalog
Reference ModeExt,IntExt,IntExt,Int
Resolution, Bits141414
SFDR, dB858585
SINAD, dB72.672.672.6
SNR, dB73.373.373.3
Sample Rate(Max), MSPS210210210

Eco Plan

ADS5547IRGZRADS5547IRGZTADS5547IRGZTG4
RoHSCompliantCompliantCompliant

Application Notes

  • QFN Layout Guidelines
    PDF, 1.3 Mb, File published: Jul 28, 2006
    Board layout and stencil information for most Texas Instruments Quad Flat No-Lead (QFN) devices is provided in their data sheets. This document helps printed-circuit board designers understand and better use this information for optimal designs.
  • CDCE62005 as Clock Solution for High-Speed ADCs
    PDF, 805 Kb, File published: Sep 4, 2008
    TI has introduced a family of devices well-suited to meet the demands for high-speed ADC devices such as the ADS5527 which is capable of sampling up to 210 MSPS. To realize the full potential of these high-performance products it is imperative to provide a low phase noise clock source. The CDCE62005 clock synthesizer chip offers a real-world clocking solution to meet these stringent requirements
  • Design Considerations for Avoiding Timing Errors during High-Speed ADC, LVDS Dat (Rev. A)
    PDF, 2.0 Mb, Revision: A, File published: May 22, 2015
  • Why Use Oversampling when Undersampling Can Do the Job? (Rev. A)
    PDF, 1.2 Mb, Revision: A, File published: Jul 19, 2013
  • Smart Selection of ADC/DAC Enables Better Design of Software-Defined Radio
    PDF, 376 Kb, File published: Apr 28, 2009
    This application report explains different aspects of selecting analog-to-digital and digital-to-analog data converters for Software-Defined Radio (SDR) applications. It also explains how ADS61xx ADCs and the DAC5688 from Texas Instruments fit properly for SDR designs.
  • Driving High-Speed ADCs: Circuit Topologies and System-Level Parameters (Rev. A)
    PDF, 327 Kb, Revision: A, File published: Sep 10, 2010
    This application report discusses the performance-related aspects of passive and active interfaces at the analog input of high-speed pipeline analog-to-digital converters (ADCs). The report simplifies the many possibilities into two main categories: passive and active interface circuits. The first section of the report gives an overview of equivalent models of buffered and unbuffered ADC input cir
  • Phase Noise Performance and Jitter Cleaning Ability of CDCE72010
    PDF, 2.3 Mb, File published: Jun 2, 2008
    This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig
  • CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital Converters
    PDF, 424 Kb, File published: Jun 8, 2008
    Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers
  • Principles of Data Acquisition and Conversion (Rev. A)
    PDF, 132 Kb, Revision: A, File published: Apr 16, 2015
  • A Glossary of Analog-to-Digital Specifications and Performance Characteristics (Rev. B)
    PDF, 425 Kb, Revision: B, File published: Oct 9, 2011
    This glossary is a collection of the definitions of Texas Instruments' Delta-Sigma (О”ОЈ), successive approximation register (SAR), and pipeline analog-to-digital (A/D) converter specifications and performance characteristics. Although there is a considerable amount of detail in this document, the product data sheet for a particular product specification is the best and final reference.
  • Analog-to-Digital Converter Grounding Practices Affect System Performance (Rev. A)
    PDF, 69 Kb, Revision: A, File published: May 18, 2015

Model Line

Manufacturer's Classification

  • Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> High Speed ADCs (>10MSPS)
EMS supplier