Datasheet Texas Instruments CD74AC109
| Manufacturer | Texas Instruments | 
| Series | CD74AC109 | 

Dual Positive-Edge-Triggered J-K Flip-Flops with Set and Reset
Datasheets
CD54AC109, CD74AC109 datasheet
PDF, 901 Kb, File published: Jan 24, 2003
Extract from the document
Status
| CD74AC109E | CD74AC109EE4 | CD74AC109M96 | |
|---|---|---|---|
| Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) | 
| Manufacture's Sample Availability | No | No | No | 
Packaging
| CD74AC109E | CD74AC109EE4 | CD74AC109M96 | |
|---|---|---|---|
| N | 1 | 2 | 3 | 
| Pin | 16 | 16 | 16 | 
| Package Type | N | N | D | 
| Industry STD Term | PDIP | PDIP | SOIC | 
| JEDEC Code | R-PDIP-T | R-PDIP-T | R-PDSO-G | 
| Package QTY | 25 | 25 | 2500 | 
| Carrier | TUBE | TUBE | LARGE T&R | 
| Device Marking | CD74AC109E | CD74AC109E | AC109M | 
| Width (mm) | 6.35 | 6.35 | 3.91 | 
| Length (mm) | 19.3 | 19.3 | 9.9 | 
| Thickness (mm) | 3.9 | 3.9 | 1.58 | 
| Pitch (mm) | 2.54 | 2.54 | 1.27 | 
| Max Height (mm) | 5.08 | 5.08 | 1.75 | 
| Mechanical Data | Download | Download | Download | 
Parametrics
| Parameters / Models | CD74AC109E  | CD74AC109EE4  | CD74AC109M96  | 
|---|---|---|---|
| Bits | 2 | 2 | 2 | 
| F @ Nom Voltage(Max), Mhz | 100 | 100 | 100 | 
| ICC @ Nom Voltage(Max), mA | 0.04 | 0.04 | 0.04 | 
| Output Drive (IOL/IOH)(Max), mA | -24/24 | -24/24 | -24/24 | 
| Package Group | PDIP | PDIP | SOIC | 
| Package Size: mm2:W x L, PKG | See datasheet (PDIP) | See datasheet (PDIP) | 16SOIC: 59 mm2: 6 x 9.9(SOIC) | 
| Rating | Catalog | Catalog | Catalog | 
| Schmitt Trigger | No | No | No | 
| Technology Family | AC | AC | AC | 
| VCC(Max), V | 5.5 | 5.5 | 5.5 | 
| VCC(Min), V | 1.5 | 1.5 | 1.5 | 
| Voltage(Nom), V | 3.3,5 | 3.3,5 | 3.3,5 | 
| tpd @ Nom Voltage(Max), ns | 11.1 | 11.1 | 11.1 | 
Eco Plan
| CD74AC109E | CD74AC109EE4 | CD74AC109M96 | |
|---|---|---|---|
| RoHS | Compliant | Compliant | Compliant | 
| Pb Free | Yes | Yes | 
Application Notes
- Power-Up Behavior of Clocked Devices (Rev. A)PDF, 34 Kb, Revision: A, File published: Feb 6, 2015
- Using High Speed CMOS and Advanced CMOS in Systems With Multiple VccPDF, 43 Kb, File published: Apr 1, 1996
 Though low power consumption is a feature of CMOS devices sometimes this feature does not meet a designer?s system power supply constraints. Therefore a partial system power down or multiple Vcc supplies are used to meet the needs of the system. This document shows electrostatic discharge protection circuits. It also provides circuit and bus driver examples of partial system power down and curren
Model Line
Series: CD74AC109 (3)
Manufacturer's Classification
- Semiconductors> Logic> Flip-Flop/Latch/Register> J-K Flip-Flop