Datasheet Texas Instruments SN74ALS109A
| Manufacturer | Texas Instruments | 
| Series | SN74ALS109A | 

Dual J-K Positive-Edge-Triggered Flip-Flops With Clear and Preset
Datasheets
Dual J-K Positive-Edge-Triggered Flip-Flops With Clear And Preset datasheet
PDF, 1.0 Mb, Revision: B, File published: Aug 1, 1995
Extract from the document
Status
| SN74ALS109AD | SN74ALS109ADG4 | SN74ALS109AN | SN74ALS109ANE4 | SN74ALS109ANSR | |
|---|---|---|---|---|---|
| Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) | 
| Manufacture's Sample Availability | No | No | No | No | No | 
Packaging
| SN74ALS109AD | SN74ALS109ADG4 | SN74ALS109AN | SN74ALS109ANE4 | SN74ALS109ANSR | |
|---|---|---|---|---|---|
| N | 1 | 2 | 3 | 4 | 5 | 
| Pin | 16 | 16 | 16 | 16 | 16 | 
| Package Type | D | D | N | N | NS | 
| Industry STD Term | SOIC | SOIC | PDIP | PDIP | SOP | 
| JEDEC Code | R-PDSO-G | R-PDSO-G | R-PDIP-T | R-PDIP-T | R-PDSO-G | 
| Package QTY | 40 | 40 | 25 | 25 | 2000 | 
| Carrier | TUBE | TUBE | TUBE | TUBE | LARGE T&R | 
| Device Marking | ALS109A | ALS109A | SN74ALS109AN | SN74ALS109AN | ALS109A | 
| Width (mm) | 3.91 | 3.91 | 6.35 | 6.35 | 5.3 | 
| Length (mm) | 9.9 | 9.9 | 19.3 | 19.3 | 10.3 | 
| Thickness (mm) | 1.58 | 1.58 | 3.9 | 3.9 | 1.95 | 
| Pitch (mm) | 1.27 | 1.27 | 2.54 | 2.54 | 1.27 | 
| Max Height (mm) | 1.75 | 1.75 | 5.08 | 5.08 | 2 | 
| Mechanical Data | Download | Download | Download | Download | Download | 
Parametrics
| Parameters / Models | SN74ALS109AD  | SN74ALS109ADG4  | SN74ALS109AN  | SN74ALS109ANE4  | SN74ALS109ANSR  | 
|---|---|---|---|---|---|
| Bits | 2 | 2 | 2 | 2 | 2 | 
| F @ Nom Voltage(Max), Mhz | 75 | 75 | 75 | 75 | 75 | 
| ICC @ Nom Voltage(Max), mA | 4 | 4 | 4 | 4 | 4 | 
| Output Drive (IOL/IOH)(Max), mA | -0.4/8 | -0.4/8 | -0.4/8 | -0.4/8 | -0.4/8 | 
| Package Group | SOIC | SOIC | PDIP | PDIP | SO | 
| Package Size: mm2:W x L, PKG | 16SOIC: 59 mm2: 6 x 9.9(SOIC) | 16SOIC: 59 mm2: 6 x 9.9(SOIC) | See datasheet (PDIP) | See datasheet (PDIP) | 16SO: 80 mm2: 7.8 x 10.2(SO) | 
| Rating | Catalog | Catalog | Catalog | Catalog | Catalog | 
| Schmitt Trigger | No | No | No | No | No | 
| Technology Family | ALS | ALS | ALS | ALS | ALS | 
| VCC(Max), V | 5.5 | 5.5 | 5.5 | 5.5 | 5.5 | 
| VCC(Min), V | 4.5 | 4.5 | 4.5 | 4.5 | 4.5 | 
| Voltage(Nom), V | 5 | 5 | 5 | 5 | 5 | 
| tpd @ Nom Voltage(Max), ns | 15 | 15 | 15 | 15 | 15 | 
Eco Plan
| SN74ALS109AD | SN74ALS109ADG4 | SN74ALS109AN | SN74ALS109ANE4 | SN74ALS109ANSR | |
|---|---|---|---|---|---|
| RoHS | Compliant | Compliant | Compliant | Compliant | Compliant | 
| Pb Free | Yes | Yes | 
Application Notes
- Advanced Schottky (ALS and AS) Logic FamiliesPDF, 1.9 Mb, File published: Aug 1, 1995
 This document introduces the advanced Schottky family of clamped TTL integrated circuits (ICs). Detailed electrical characteristics of the 'AS and 'ALS devices with table formats are provided. Guidelines for designing high-performance digital systems using the Advanced Schottky family are given along with a brief summary of the solutions to most design decisions needed to implement systems using t
Model Line
Series: SN74ALS109A (5)
Manufacturer's Classification
- Semiconductors> Logic> Flip-Flop/Latch/Register> J-K Flip-Flop