Datasheet Texas Instruments SN74HC109NSRE4
| Manufacturer | Texas Instruments | 
| Series | SN74HC109 | 
| Part Number | SN74HC109NSRE4 | 

Dual J-K Positive-Edge-Triggered Flip-Flops With Clear and Preset 16-SO -40 to 85
Datasheets
SN54HC109, SN74HC109 datasheet
PDF, 818 Kb, Revision: A, File published: Oct 2, 2003
Extract from the document
Status
| Lifecycle Status | Active (Recommended for new designs) | 
| Manufacture's Sample Availability | No | 
Packaging
| Pin | 16 | 
| Package Type | NS | 
| Industry STD Term | SOP | 
| JEDEC Code | R-PDSO-G | 
| Package QTY | 2000 | 
| Carrier | LARGE T&R | 
| Device Marking | HC109 | 
| Width (mm) | 5.3 | 
| Length (mm) | 10.3 | 
| Thickness (mm) | 1.95 | 
| Pitch (mm) | 1.27 | 
| Max Height (mm) | 2 | 
| Mechanical Data | Download | 
Parametrics
| Bits | 2 | 
| F @ Nom Voltage(Max) | 70 Mhz | 
| ICC @ Nom Voltage(Max) | 0.04 mA | 
| Output Drive (IOL/IOH)(Max) | -4/4 mA | 
| Package Group | SO | 
| Package Size: mm2:W x L | 16SO: 80 mm2: 7.8 x 10.2(SO) PKG | 
| Rating | Catalog | 
| Schmitt Trigger | No | 
| Technology Family | HC | 
| VCC(Max) | 6 V | 
| VCC(Min) | 2 V | 
| Voltage(Nom) | 3.3,5 V | 
| tpd @ Nom Voltage(Max) | 58 ns | 
Eco Plan
| RoHS | Compliant | 
Model Line
Series: SN74HC109 (7)
- SN74HC109D SN74HC109DR SN74HC109DRG4 SN74HC109N SN74HC109NE4 SN74HC109NSR SN74HC109NSRE4
Manufacturer's Classification
- Semiconductors > Logic > Flip-Flop/Latch/Register > J-K Flip-Flop