Datasheet Linear Technology LTM9002-AA
| Manufacturer | Linear Technology |
| Series | LTM9002-AA |
14-Bit, 125Msps Dual-Channel IF/ Baseband Receiver Subsystem
Datasheets
Datasheet LTM9002
PDF, 355 Kb, Language: en, File uploaded: Aug 21, 2017, Pages: 28
14-Bit, 125Msps Dual-Channel IF/Baseband Receiver Subsystem
14-Bit, 125Msps Dual-Channel IF/Baseband Receiver Subsystem
Extract from the document
Packaging
| LTM9002CV-AA#PBF | LTM9002IV-AA#PBF | |
|---|---|---|
| N | 1 | 2 |
| Package | 15mm × 11.25mm × 2.32mm LGA Package Outline Drawing | 15mm × 11.25mm × 2.32mm LGA Package Outline Drawing |
| Package Code | LGA | LGA |
| Package Index | 05-08-1757 | 05-08-1757 |
| Pin Count | 108 | 108 |
Parametrics
| Parameters / Models | LTM9002CV-AA#PBF | LTM9002IV-AA#PBF |
|---|---|---|
| ADC INL, LSB | 1.5 | 1.5 |
| ADCs | 2 | 2 |
| Architecture | Pipeline | Pipeline |
| Bits, bits | 14 | 14 |
| Number of Channels | 2 | 2 |
| DNL, LSB | 0.6 | 0.6 |
| Demo Boards | DC1298A-AA | DC1298A-AA |
| Export Control | no | no |
| Features | Clock Duty Cycle Stabilizer | Clock Duty Cycle Stabilizer |
| I/O | Parallel CMOS | Parallel CMOS |
| Input Drive | Differential, Single-Ended | Differential, Single-Ended |
| Input Span | 100mVpp | 100mVpp |
| Internal Reference | yes | yes |
| Latency | 5 | 5 |
| Operating Temperature Range, °C | 0 to 70 | -40 to 85 |
| Power, mW | 1329 | 1329 |
| SFDR, dB | 82 | 82 |
| SINAD, dB | 66 | 66 |
| SNR, dB | 66 | 66 |
| Simultaneous | no | no |
| Speed, ksps | 125000 | 125000 |
| Supply Voltage Range | 3V | 3V |
Eco Plan
| LTM9002CV-AA#PBF | LTM9002IV-AA#PBF | |
|---|---|---|
| RoHS | Compliant | Compliant |
Other Options
Model Line
Series: LTM9002-AA (2)
Manufacturer's Classification
- Data Conversion > Analog-to-Digital Converters (ADC) > High Speed ADCs (Fs >=10Msps)
- Data Conversion > Signal Chain µModule Receivers