Datasheet MCP601, MCP601R, MCP602, MCP603, MCP604 (Microchip) - 7

ManufacturerMicrochip
DescriptionMCP601 operational amplifier (op amp) has a gain bandwidth product of 2.8 MHz with low typical operating current of 230 uA and an offset voltage that is less than 2 mV
Pages / Page34 / 7 — MCP601/1R/2/3/4. Note:. 150. 100. No Load. PSRR+. 140. Input Referred. …
File Format / SizePDF / 600 Kb
Document LanguageEnglish

MCP601/1R/2/3/4. Note:. 150. 100. No Load. PSRR+. 140. Input Referred. PSRR–. d 130. hannel C. CMRR. 120. to-. paration ( 110. Channel-. CMRR, PSRR (

MCP601/1R/2/3/4 Note: 150 100 No Load PSRR+ 140 Input Referred PSRR– d 130 hannel C CMRR 120 to- paration ( 110 Channel- CMRR, PSRR (

Model Line for this Datasheet

Text Version of Document

MCP601/1R/2/3/4 Note:
Unless otherwise indicated, TA = +25°C, VDD = +2.7V to +5.5V, VSS = GND, VCM = VDD/2, VOUT ≈ VDD/2, VL = VDD/2, RL = 100 kΩ to VL, CL = 50 pF and CS is tied low.
150 100 No Load PSRR+ 90 140 Input Referred PSRR– 80 B) B) d 130 d 70 hannel C CMRR 60 120 to- 50 paration ( 110 e 40 S Channel- CMRR, PSRR ( 30 100 20 VDD = 5.0V 90 10 1.E+0 1k 3 1.E+ 10 04 k 1.E 1 + 0 05 0k 1.E 1+06 M 1 10 100 1k 10k 100k 1M 1.E+00 1.E+01 1.E+02 1.E+03 1.E+04 1.E+05 1.E+06 Frequency (Hz) Frequency (Hz) FIGURE 2-13:
Channel-to-Channel
FIGURE 2-16:
CMRR, PSRR vs. Separation vs. Frequency. Frequency.
1000 1000 VDD = 5.5V V I CM = 4.3V B, +125°C set set 100 V 100 DD = 5.5V max. VCMR

4.3V I IB, +85°C B 10 IOS 10 I Currents (pA) Currents (pA) OS, +125°C Input Bias and Off Input Bias and Off IOS, +85°C 1 1 25 35 45 55 65 75 85 95 105 115 125 0.0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 Ambient Temperature (°C) Common Mode Input Voltage (V) FIGURE 2-14:
Input Bias Current, Input
FIGURE 2-17:
Input Bias Current, Input Offset Current vs. Ambient Temperature. Offset Current vs. Common Mode Input Voltage.
120 120 ) R B L = 25 kΩ d 110 VDD = 5.5V 110 100 100 90 VDD = 2.7V Open-Loop Gain ( 90 C Open-Loop Gain (dB) D 80 DC 80 1.E+0 100 2 1.E+0 1k 3 1.E+04 10k 1.E+05 100k 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 Load Resistance (Ω) Power Supply Voltage (V) FIGURE 2-15:
DC Open-Loop Gain vs.
FIGURE 2-18:
DC Open-Loop Gain vs. Load Resistance. Supply Voltage. © 2007 Microchip Technology Inc. DS21314G-page 7 Document Outline 1.0 Electrical Characteristics FIGURE 1-1: MCP603 Chip Select (CS) Timing Diagram. 1.1 Test Circuits FIGURE 1-2: AC and DC Test Circuit for Most Non-Inverting Gain Conditions. FIGURE 1-3: AC and DC Test Circuit for Most Inverting Gain Conditions. 2.0 Typical Performance Curves FIGURE 2-1: Open-Loop Gain, Phase vs. Frequency. FIGURE 2-2: Slew Rate vs. Temperature. FIGURE 2-3: Gain Bandwidth Product, Phase Margin vs. Temperature. FIGURE 2-4: Quiescent Current vs. Supply Voltage. FIGURE 2-5: Quiescent Current vs. Temperature. FIGURE 2-6: Input Noise Voltage Density vs. Frequency. FIGURE 2-7: Input Offset Voltage. FIGURE 2-8: Input Offset Voltage vs. Temperature. FIGURE 2-9: Input Offset Voltage vs. Common Mode Input Voltage with VDD = 2.7V. FIGURE 2-10: Input Offset Voltage Drift. FIGURE 2-11: CMRR, PSRR vs. Temperature. FIGURE 2-12: Input Offset Voltage vs. Common Mode Input Voltage with VDD = 5.5V. FIGURE 2-13: Channel-to-Channel Separation vs. Frequency. FIGURE 2-14: Input Bias Current, Input Offset Current vs. Ambient Temperature. FIGURE 2-15: DC Open-Loop Gain vs. Load Resistance. FIGURE 2-16: CMRR, PSRR vs. Frequency. FIGURE 2-17: Input Bias Current, Input Offset Current vs. Common Mode Input Voltage. FIGURE 2-18: DC Open-Loop Gain vs. Supply Voltage. FIGURE 2-19: Gain Bandwidth Product, Phase Margin vs. Load Resistance. FIGURE 2-20: Output Voltage Headroom vs. Output Current. FIGURE 2-21: Maximum Output Voltage Swing vs. Frequency. FIGURE 2-22: DC Open-Loop Gain vs. Temperature. FIGURE 2-23: Output Voltage Headroom vs. Temperature. FIGURE 2-24: Output Short-Circuit Current vs. Supply Voltage. FIGURE 2-25: Large Signal Non-Inverting Pulse Response. FIGURE 2-26: Small Signal Non-Inverting Pulse Response. FIGURE 2-27: Chip Select Timing (MCP603). FIGURE 2-28: Large Signal Inverting Pulse Response. FIGURE 2-29: Small Signal Inverting Pulse Response. FIGURE 2-30: Quiescent Current Through VSS vs. Chip Select Voltage (MCP603). FIGURE 2-31: Chip Select Pin Input Current vs. Chip Select Voltage. FIGURE 2-32: Hysteresis of Chip Select’s Internal Switch. FIGURE 2-33: The MCP601/1R/2/3/4 family of op amps shows no phase reversal under input overdrive. FIGURE 2-34: Measured Input Current vs. Input Voltage (below VSS). 3.0 Pin Descriptions TABLE 3-1: Pin Function Table For Single Op Amps TABLE 3-2: Pin Function Table For Dual And Quad Op Amps 3.1 Analog Outputs 3.2 Analog Inputs 3.3 Chip Select Digital Input 3.4 Power Supply Pins 4.0 Applications Information 4.1 Inputs FIGURE 4-1: Simplified Analog Input ESD Structures. FIGURE 4-2: Protecting the Analog Inputs. FIGURE 4-3: Unity Gain Buffer has a Limited VOUT Range. 4.2 Rail-to-Rail Output 4.3 MCP603 Chip Select 4.4 Capacitive Loads FIGURE 4-4: Output resistor RISO stabilizes large capacitive loads. FIGURE 4-5: Recommended RISO values for capacitive loads. 4.5 Supply Bypass 4.6 Unused Op Amps FIGURE 4-6: Unused Op Amps. 4.7 PCB Surface Leakage FIGURE 4-7: Example Guard Ring layout. 4.8 Typical Applications FIGURE 4-8: Second-Order, Low-Pass Sallen-Key Filter. FIGURE 4-9: Second-Order, Low-Pass Multiple-Feedback Filter. FIGURE 4-10: Three-Op Amp Instrumentation Amplifier. FIGURE 4-11: Two-Op Amp Instrumentation Amplifier. FIGURE 4-12: Photovoltaic Mode Detector. FIGURE 4-13: Photoconductive Mode Detector. 5.0 Design Aids 5.1 SPICE Macro Model 5.2 FilterLab® Software 5.3 Mindi™ Simulatior Tool 5.4 MAPS (Microchip Advanced Part Selector) 5.5 Analog Demonstration and Evaluation Boards 5.6 Application Notes 6.0 Packaging Information 6.1 Package Marking Information
EMS supplier