Datasheet AD9219 (Analog Devices) - 6

ManufacturerAnalog Devices
DescriptionQuad, 10-Bit, 40/65 MSPS Serial LVDS 1.8 V A/D Converter
Pages / Page57 / 6 — Data Sheet. AD9219. AC SPECIFICATIONS. Table 2. AD9219-40. AD9219-65. …
RevisionF
File Format / SizePDF / 1.6 Mb
Document LanguageEnglish

Data Sheet. AD9219. AC SPECIFICATIONS. Table 2. AD9219-40. AD9219-65. Parameter. Temperature Min Typ Max Min Typ Max Unit

Data Sheet AD9219 AC SPECIFICATIONS Table 2 AD9219-40 AD9219-65 Parameter Temperature Min Typ Max Min Typ Max Unit

Model Line for this Datasheet

Text Version of Document

link to page 8 link to page 6
Data Sheet AD9219 AC SPECIFICATIONS
AVDD = 1.8 V, DRVDD = 1.8 V, 2 V p-p differential input, 1.0 V internal reference, AIN = −0.5 dBFS, unless otherwise noted.
Table 2. AD9219-40 AD9219-65 Parameter
1
Temperature Min Typ Max Min Typ Max Unit
SIGNAL-TO-NOISE RATIO (SNR) fIN = 2.4 MHz Full 61.2 60.2 dB fIN = 19.7 MHz Full 60.0 60.5 60.2 dB fIN = 35 MHz Full 61.0 59.0 60.2 dB fIN = 70 MHz Full 60.9 60.1 dB SIGNAL-TO-NOISE AND DISTORTION RATIO (SINAD) fIN = 2.4 MHz Full 61.1 60.1 dB fIN = 19.7 MHz Full 59.8 60.3 60.1 dB fIN = 35 MHz Full 60.9 58.8 60.0 dB fIN = 70 MHz Full 60.8 59.8 dB EFFECTIVE NUMBER OF BITS (ENOB) fIN = 2.4 MHz Full 9.87 9.71 Bits fIN = 19.7 MHz Full 9.67 9.76 9.71 Bits fIN = 35 MHz Full 9.84 9.51 9.71 Bits fIN = 70 MHz Full 9.82 9.69 Bits SPURIOUS-FREE DYNAMIC RANGE (SFDR) fIN = 2.4 MHz Full 84 78 dBc fIN = 19.7 MHz Full 71 82 78 dBc fIN = 35 MHz Full 80 68 77 dBc fIN = 70 MHz Full 79 72 dBc WORST HARMONIC (Second or Third) fIN = 2.4 MHz Full −84 −80 dBc fIN = 19.7 MHz Full −82 −71 −80 dBc fIN = 35 MHz Full −80 −77 −68 dBc fIN = 70 MHz Full −79 −72 dBc WORST OTHER (Excluding Second or Third) fIN = 2.4 MHz Full −90 −78 dBc fIN = 19.7 MHz Full −90 −77 −78 dBc fIN = 35 MHz Full −90 −80 −70 dBc fIN = 70 MHz Full −88 −80 dBc TWO-TONE INTERMODULATION DISTORTION (IMD)— AIN1 and AIN2 = −7.0 dBFS fIN1 = 15 MHz, fIN2 = 16 MHz 25°C 81.5 78.1 dBc fIN1 = 70 MHz, fIN2 = 71 MHz 25°C 79.5 74.5 dBc 1 See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation, for definitions and for details of how these tests were completed. Rev. E | Page 5 of 56 Document Outline Features Applications General Description Functional Block Diagram Product Highlights Revision History Specifications AC Specifications Digital Specifications Switching Specifications Timing Diagrams Absolute Maximum Ratings Thermal Impedance ESD Caution Pin Configuration and Function Descriptions Equivalent Circuits Typical Performance Characteristics Theory of Operation Analog Input Considerations Differential Input Configurations Single-Ended Input Configuration Clock Input Considerations Clock Duty Cycle Considerations Clock Jitter Considerations Power Dissipation and Power-Down Mode Digital Outputs and Timing SDIO/ODM Pin SCLK/DTP Pin CSB Pin RBIAS Pin Voltage Reference Internal Reference Operation External Reference Operation Serial Port Interface (SPI) Hardware Interface Memory Map Reading the Memory Map Table Reserved Locations Default Values Logic Levels Power and Ground Recommendations Exposed Paddle Thermal Heat Slug Recommendations Evaluation Board Power Supplies Input Signals Output Signals Default Operation and Jumper Selection Settings Alternative Analog Input Drive Configuration Outline Dimensions Ordering Guide