Datasheet AD9361 (Analog Devices) - 32

ManufacturerAnalog Devices
DescriptionRF Agile Transceiver
Pages / Page36 / 32 — AD9361. Data Sheet. –30. ATT 0, –40°C. ATT 0, +25°C. ATT 0, +85°C. –35. …
RevisionF
File Format / SizePDF / 648 Kb
Document LanguageEnglish

AD9361. Data Sheet. –30. ATT 0, –40°C. ATT 0, +25°C. ATT 0, +85°C. –35. Bc). ATT 25, –40°C. ATT 25, +25°C. ATT 25, +85°C. ATT 50, –40°C

AD9361 Data Sheet –30 ATT 0, –40°C ATT 0, +25°C ATT 0, +85°C –35 Bc) ATT 25, –40°C ATT 25, +25°C ATT 25, +85°C ATT 50, –40°C

Model Line for this Datasheet

Text Version of Document

AD9361 Data Sheet 20 –30 ATT 0, –40°C ATT 0, +25°C ATT 0, +85°C –35 Bc) ATT 25, –40°C ATT 25, +25°C ATT 25, +85°C 16 d ATT 50, –40°C ATT 50, +25°C ATT 50, +85°C ( –40 UDE IT 12 ) L m P –45 dB ( –40°C 3 8 +25°C –50 +85°C OIP BAND AM TX IDE –55 4 S E L –60 ING 0 S X –65 T –4 –70 0 4 8 12 16 20
071
5.0 5.1 5.2 5.3 5.4 5.5 5.6 5.7 5.8 5.9 6.0
073
TX ATTENUATION SETTING (dB)
10453-
FREQUENCY (GHz)
10453- Figure 71. TX Third-Order Output Intercept Point (OIP3) vs. Figure 73. TX Single Sideband (SSB) Rejection vs. Frequency, 7 MHz Offset TX Attenuation Setting, fLO_TX = 5.8 GHz
150 149 148 ) 147 Hz B/ d 146 NR ( S –40°C X 145 T +25°C +85°C 144 143 142 0 3 6 9 12 15
072
TX ATTENUATION SETTING (dB)
10453- Figure 72. TX Signal-to-Noise Ratio (SNR) vs. TX Attenuation Setting, WiMAX 40 MHz Signal of Interest with Noise Measured at 90 MHz Offset, fLO_TX = 5.745 GHz Rev. F | Page 32 of 36 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS CURRENT CONSUMPTION—VDD_INTERFACE CURRENT CONSUMPTION—VDDD1P3_DIG AND VDDAx (COMBINATION OF ALL 1.3 V SUPPLIES) ABSOLUTE MAXIMUM RATINGS REFLOW PROFILE THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS 800 MHz FREQUENCY BAND 2.4 GHz FREQUENCY BAND 5.5 GHz FREQUENCY BAND THEORY OF OPERATION GENERAL RECEIVER TRANSMITTER CLOCK INPUT OPTIONS SYNTHESIZERS RF PLLs BB PLL DIGITAL DATA INTERFACE DATA_CLK Signal FB_CLK Signal RX_FRAME Signal ENABLE STATE MACHINE SPI Control Mode Pin Control Mode SPI INTERFACE CONTROL PINS Control Outputs (CTRL_OUT[7:0]) Control Inputs (CTRL_IN[3:0]) GPO PINS (GPO_3 TO GPO_0) AUXILIARY CONVERTERS AUXADC AUXDAC1 and AUXDAC2 POWERING THE AD9361 PACKAGING AND ORDERING INFORMATION OUTLINE DIMENSIONS ORDERING GUIDE