Datasheet Si5351 (Skyworks) - 9

ManufacturerSkyworks
DescriptionI2C-Programmable Any-Frequency CMOS Clock Generator + VCXO
Pages / Page48 / 9 — Si5351A/B/C-B. Table 5. AC Characteristics. Parameter. Symbol. Test …
File Format / SizePDF / 1.5 Mb
Document LanguageEnglish

Si5351A/B/C-B. Table 5. AC Characteristics. Parameter. Symbol. Test Condition. Min. Typ. Max. Unit. VCXO Specifications (Si5351B Only)

Si5351A/B/C-B Table 5 AC Characteristics Parameter Symbol Test Condition Min Typ Max Unit VCXO Specifications (Si5351B Only)

Model Line for this Datasheet

Si5351

Text Version of Document

Si5351A/B/C-B Table 5. AC Characteristics
(VDD = 2.5 V ±10%, or 3.3 V ±10%, TA = –40 to 85 °C)
Parameter Symbol Test Condition Min Typ Max Unit
From VDD = VDDmin to valid Power-up Time TRDY output clock, CL = 5 pF, — 2 10 ms fCLKn > 1 MHz From V Power-up Time, PLL Bypass DD = VDDmin to valid T output clock, C — 0.5 1 ms Mode BYP L = 5 pF, fCLKn > 1 MHz From OEB pulled low to valid Output Enable Time TOE clock output, CL = 5 pF, — — 10 µs fCLKn > 1 MHz Output Frequency Transition T Time FREQ fCLKn > 1 MHz — — 10 µs Output Phase Offset PSTEP — 333 — ps/step Down spread. Selectable in 0.1% –0.1 — –2.5 % Spread Spectrum Frequency steps. SS Deviation DEV Center spread. Selectable in ±0.1 — ±1.5 % 0.1% steps. Spread Spectrum Modulation SS Rate MOD 30 31.5 33 kHz
VCXO Specifications (Si5351B Only)
VCXO Control Voltage Range Vc 0 VDD/2 VDD V VCXO Gain (configurable) Kv Vc = 10–90% of VDD, VDD = 3.3 V 18 — 150 ppm/V VCXO Control Voltage Linearity KVL Vc = 10–90% of VDD –5 — +5 % VCXO Pull Range PR V (configurable) DD = 3.3 V* ±30 0 ±240 ppm VCXO Modulation Bandwidth — 10 — kHz
*Note:
Contact Skyworks Solutions for 2.5 V VCXO operation.
Table 6. Input Clock Characteristics
(VDD = 2.5 V ±10%, or 3.3 V ±10%, TA = –40 to 85 °C)
Parameter Symbol Test Condition Min Typ Max Unit
Crystal Frequency fXTAL 25 — 27 MHz CLKIN Input Low Voltage VIL –0.1 — 0.3 x VDD V CLKIN Input High Voltage VIH 0.7 x VDD — 3.60 V CLKIN Frequency Range fCLKIN 10 — 100 MHz Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • sales@skyworksinc.com • www.skyworksinc.com 9 Rev. 1.3 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • August 27, 2021 Document Outline 1. Ordering Guide 2. Technical Support Resources 3. Electrical Specifications 4. Functional Description 4.1. Input Stage 4.1.1. Crystal Inputs (XA, XB) 4.1.2. External Clock Input (CLKIN) 4.1.3. Voltage Control Input (VC) 4.2. Synthesis Stages 4.3. Output Stage 4.4. Spread Spectrum 4.5. Control Pins (OEB, SSEN) 4.5.1. Output Enable (OEB) 4.5.2. Spread Spectrum Enable (SSEN)—Si5351A and Si5351B Only 4.6. Status Pins (INTR) 5. I2C Interface 6. Configuring the Si5351 6.1. Writing a Custom Configuration to RAM 6.2. Si5351 Application Examples 6.3. Replacing Crystals and Crystal Oscillators 6.4. Replacing Crystals, Crystal Oscillators, and VCXOs 6.5. Replacing Crystals, Crystal Oscillators, and PLLs 6.6. Applying a Reference Clock at XTAL Input 6.7. HCSL Compatible Outputs 7. Design Considerations 7.1. Power Supply Decoupling/Filtering 7.2. Power Supply Sequencing 7.3. External Crystal 7.4. External Crystal Load Capacitors 7.5. Unused Pins 7.6. Trace Characteristics 8. Register Map Summary 9. Register Descriptions 10. Si5351 Pin Descriptions 10.1. Si5351A 20-pin QFN 10.2. Si5351B 20-Pin QFN 10.3. Si5351C 20-Pin QFN 10.4. Si5351A 16-Pin QFN 10.5. Si5351B 16-Pin QFN 10.6. Si5351C 16-Pin QFN 10.7. Si5351A 10-Pin MSOP 11. Ordering Information 12. Packaging 12.1. 20-pin QFN Package Outline 12.2. Land Pattern: 20-Pin QFN 12.3. 16-Pin QFN Package Outline 12.4. Land Pattern: 16-Pin QFN 12.5. 10-Pin MSOP Package Outline 12.6. Land Pattern: 10-Pin MSOP 13. Top Marking 13.1. 20-Pin QFN Top Marking 13.2. Top Marking Explanation 13.3. 16-Pin QFN Top Marking 13.4. Top Marking Explanation 13.5. 10-Pin MSOP Top Marking 13.6. Top Marking Explanation Revision History