Datasheet 5X2503 (IDT) - 2

ManufacturerIDT
DescriptionMicroClock Programmable Clock Generator with Embedded Crystal
Pages / Page30 / 2 — Power Group. Power Supply. DIV. MUX. PLL. DCO. Xtal. Output Source …
Revision20171218
File Format / SizePDF / 418 Kb
Document LanguageEnglish

Power Group. Power Supply. DIV. MUX. PLL. DCO. Xtal. Output Source Selection Register Setting Tables. OUT3 Source. B35b7. B35b6. OUT2 Source

Power Group Power Supply DIV MUX PLL DCO Xtal Output Source Selection Register Setting Tables OUT3 Source B35b7 B35b6 OUT2 Source

Model Line for this Datasheet

Text Version of Document

5X2503 Datasheet
Power Group Power Supply SE DIV MUX PLL DCO Xtal
VDDOUT1 OUT1 — — — — — VDDOUT2 OUT2/OUT3 — — V — — VDD1_8 V V — V V
Output Source Selection Register Setting Tables OUT3 Source B35b7 B35b6
Divider 3 (DIV3) 0 0 Divider 5 (DIV5) 0 1 Divider 1 (DIV1) 1 0 32.768kHz DCO 1 1
OUT2 Source B35b5 B35b4
Divider 3 (DIV3) 0 0 Divider 5 (DIV5) 0 1 Divider 1 (DIV1) 1 0 32.768kHz DCO 1 1
OUT2 Source B35b3 B35b2
Divider 3 (DIV3) 0 0 Divider 5 (DIV5) 0 1 Divider 1 (DIV1) 1 0 32.768kHz DCO 1 1
DIV1 Source B35b7 B35b6
PLL1 0 0 DIV4 seed 1 X ©2017 Integrated Device Technology, Inc 2 December 18, 2017 Document Outline Description Typical Applications Features Output Features Key Specifications Block Diagram Power Group Output Source Selection Register Setting Tables Pin Assignments Figure 1. Pin Assignments for 2.5 × 2.5 mm 12-DFN Package Pin Descriptions Table 1. Pin Descriptions Device Feature and Function DFC – Dynamic Frequency Control Figure 2. DFC Function Block Diagram Table 2. DFC Function Priority DFC Function Programming PPS – Proactive Power Saving Function Figure 3. PPS Function Block Diagram Figure 4. PPS Assertion/Deassertion Timing Chart PPS Function Programming Input Pin Function Table 3. OE1 Pin Function Table Table 4. SDA/SCL Function Selection Spread Spectrum ORT – VCO Overshoot Reduction Technology PLL Features and Descriptions Table 5. Output Divider 1 Table 6. Output Divider 2, 3, and 5 Table 7. Output Divider 4 Output Clock Test Conditions Figure 5. LVCMOS Output Clock Test Condition Absolute Maximum Ratings Table 8. Absolute Maximum Ratings Recommended Operating Conditions Table 9. Recommended Operating Conditions Input Capacitance, LVCMOS Output Impedance, and Internal Pull-down Resistance (TA = +25 °C) Table 10. Input Capacitance, LVCMOS Output Impedance, and Internal Pull-down Resistance Integrated Crystal Characteristics Table 11. Crystal Characteristics DC Electrical Characteristics Table 12. DC Electrical Characteristics 1,2 Electrical Characteristics–Input Parameters Table 13. Electrical Characteristics–Input Parameters 1 DC Electrical Characteristics for 1.8V LVCMOS Table 14. DC Electrical Characteristics – 1.8V LVCMOS AC Electrical Characteristics Table 15. AC Timing Electrical Characteristics – 32.768kHz Table 16. AC Timing Electrical Characteristics – 1.8V Table 17. AC Timing Electrical Characteristics, 1.2V / 1.8V I2C Bus DC Characteristics Table 18. I2C Bus DC Characteristics Table 19. I2C Bus AC Characteristics Spread Spectrum Generation Specifications Table 20. Spread Spectrum Generation Specifications General SMBus Serial Interface Information Package Outline Drawings Figure 6. NDG12 Package Drawing – page 1 Figure 7. NDG12 Package Drawing – page 2 Ordering Information Marking Diagram Revision History
EMS supplier