Datasheet KSZ8873MML (Microchip) - 83

ManufacturerMicrochip
DescriptionIntegrated 3-Port 10/100 Managed Switch with PHY
Pages / Page91 / 83 — KSZ8873MML. 9.0. SELECTION OF ISOLATION TRANSFORMERS. TABLE 9-1:. …
File Format / SizePDF / 1.3 Mb
Document LanguageEnglish

KSZ8873MML. 9.0. SELECTION OF ISOLATION TRANSFORMERS. TABLE 9-1:. TRANSFORMER SELECTION CRITERIA. Parameter. Value. Test Conditions

KSZ8873MML 9.0 SELECTION OF ISOLATION TRANSFORMERS TABLE 9-1: TRANSFORMER SELECTION CRITERIA Parameter Value Test Conditions

Model Line for this Datasheet

Text Version of Document

link to page 83
KSZ8873MML 9.0 SELECTION OF ISOLATION TRANSFORMERS
A 1:1 isolation transformer is required at the line interface. Use one with integrated common-mode chokes for designs exceeding FCC requirements. Table 9-1 lists recommended transformer characteristics.
TABLE 9-1: TRANSFORMER SELECTION CRITERIA Parameter Value Test Conditions
Turns Ratio 1 CT : 1 CT — Open-Circuit Inductance (min.) 350 µH 100 mV, 100 kHz, 8 mA Leakage Inductance (max.) 0.4 µH 1 MHz (min.) Interwinding Capacitance (max.) 12 pF — D.C. Resistance (max.) 0.9Ω — Insertion Loss (max.) –1.0 dB 0 MHz to 65 MHz HIPOT (min.) 1500 VRMS —
TABLE 9-2: QUALIFIED SINGLE-PORT MAGNETICS Manufacturer Part Number Auto MDI-X
Bel Fuse S558-5999-U7 Yes Bel Fuse (MagJack) SI-46001 Yes Bel Fuse (MagJack) SI-50170 Yes Delta LF8505 Yes LanKom LF-H41S Yes Pulse H1102 Yes Pulse (Low Cost) H1260 Yes Datatronic NT79075 Yes Transpower HB726 Yes YCL LF-H41S Yes TDK (MagJack) TLA-6T718 Yes
TABLE 9-3: TYPICAL REFERENCE CRYSTAL CHARACTERISTICS Characteristic Value
Frequency 25.00000 MHz Frequency Tolerance (max.) ±50 ppm Load Capacitance (max.) 20 pF Series Resistance 40Ω  2018 Microchip Technology Inc. DS00002776A-page 83 Document Outline 1.0 Introduction 1.1 General Description 2.0 Pin Description and Configuration 3.0 Functional Description 3.1 Physical Layer Transceiver 3.2 Power Management 3.3 MAC and Switch 3.4 Advanced Switch Functions 3.5 Spanning Tree Support 3.6 Rapid Spanning Tree Support 3.7 Tail Tagging Mode 3.8 IGMP Support 3.9 Port Mirroring Support 3.10 Rate Limiting Support 3.11 Unicast MAC Address Filtering 3.12 Configuration Interface 3.13 Loopback Support 4.0 Register Descriptions 4.1 MII Management (MIIM) Registers 4.2 Register Descriptions 4.3 Memory Map (8-Bit Registers) 4.4 Register Descriptions 4.5 Advanced Control Registers (Registers 96-198) 4.6 Static MAC Address Table 4.7 VLAN Table 4.8 Dynamic MAC Address Table 4.9 Management Information Base (MIB) Counters 5.0 Operational Characteristics 5.1 Absolute Maximum Ratings* 5.2 Operating Ratings** 6.0 Electrical Characteristics 7.0 Timing Specifications 7.1 EEPROM Timing 7.2 MAC Mode MII Timing 7.3 PHY Mode MII Timing 7.4 I2C Slave Mode Timing 7.5 SPI Timing 7.6 Auto-Negotiation Timing 7.7 MDC/MDIO Timing 7.8 Reset Timing 8.0 Reset Circuit 9.0 Selection of Isolation Transformers 10.0 Package Outline 10.1 Package Marking Information Appendix A: Data Sheet Revision History The Microchip Web Site Customer Change Notification Service Customer Support Product Identification System Worldwide Sales and Service